Home Companies ChongMing Group (HK) Int'l Co., Ltd

Transistor Integrated Circuit Chip SN74HC74N Positive Edge Triggered Flip Flops

ChongMing Group (HK) Int'l Co., Ltd
Active Member

Contact Us

[China] country

Address: Room 1204, DingCheng International Building, 518028 Futian District, SHENZHEN, CN

Contact name:Doris Guo

Inquir Now

ChongMing Group (HK) Int'l Co., Ltd

Transistor Integrated Circuit Chip SN74HC74N Positive Edge Triggered Flip Flops

Country/Region china
City & Province shenzhen
Categories Bras
InquireNow

Product Details

Transistor Integrated Circuit Chip SN74HC74N Positive Edge Triggered Flip Flops

 

 

SN74HC74N Dual D-Type Positive-Edge-Triggered Flip-Flops With Clear And Preset 

 

Wide Operating Voltage Range of 2 V to 6 V

Outputs Can Drive Up To 10 LSTTL Loads

Low Power Consumption, 40-µA Max ICC

Typical tpd = 15 ns

±4-mA Output Drive at 5 V

Low Input Current of 1 µA Max

 

description/ordering information

    The ’HC74 devices contain two independent D-type

positive-edge-triggered flip-flops. A low level at the preset (PRE)

or clear (CLR) inputs sets or resets the outputs,

regardless of the levels of the other inputs.

When PRE and CLR are inactive (high),

data at the data (D) input meeting the setup time requirements

are transferred to the outputs

on the positive-going edge of the clock (CLK) pulse.

Clock triggering occurs at a voltage level

and is not directly related to the rise time of CLK.

Following the hold-time interval, data

at the D input can be changed

without affecting the levels at the outputs.

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

Supply voltage range, VCC    –0.5 V to 7 V 

Input clamp current, IIK (VI < 0 or VI > VCC) (see Note 1)  ±20 mA 

Output clamp current, IOK (VO < 0 or VO > VCC) (see Note 1)  ±20 mA

Continuous output current, IO (VO = 0 to VCC)  ±25 mA

Continuous current through VCC or GND  ±50 mA 

Package thermal impedance, θJA (see Note 2): 

D package 86 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . °C/W

DB package 96 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . °C/W N package 80 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . °C/W NS package 76 . . . . . . . . . .   . . . . . . . . . . . . . . . . . °C/W PW package 113 °C/W  

Storage temperature range, Tstg  . . . . . . . . . . . . . . . . . . . . . . . –65°C to 150°C

 

 

 

 

 

 

 

PARAMETER MEASUREMENT INFORMATION

 

 

NOTES:

A. CL includes probe and test-fixture capacitance.

B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, ZO = 50 Ω, tr = 6 ns, tf = 6 ns.

C. For clock inputs, fmax is measured when the input duty cycle is 50%.

D. The outputs are measured one at a time with one input transition per measurement. E. tPLH and tPHL are the same as tpd.

 

 

 

ORDERING INFORMATION

TAPACKAGE†ORDERABLE PART NUMBERTOP-SIDE MARKING
0°C to 70°CSOIC D
 
TubeSN74LS06DLS06
Tape and reelSN74LS06DR
SOP – NSTape and reelSN74LS06NSR74LS06
SSOP – DBTape and reelSN74LS06DBRLS06
PDIP – NTubeSN74LS06NSN74LS06N
–55°C to 125°CCDIP – JTubeSN54LS06JSN54LS06J
TubeSN54LS06JSN54LS06J
LCCC – FKTubeSNJ54LS06FKSNJ54LS06FK
 

 

Hot Products

CY62157EV30 MoBL® 8-Mbit (512K x 16) Static RAM Features • TSOP I package configurable as 512K x 16 ...
M25PE16 16-Mbit, page-erasable serial flash memory with byte-alterability, 75 MHz SPI bus, standard ...
M25P80 8 Mbit, low voltage, serial Flash memory with 75 MHz SPI bus interface Features ■ SPI bus ...
PolySwitch Resettable Devices Surface-mount Devices PolySwitch surface-mount devices are the ...
MGA-82563 0.1 – 6 GHz 3 V, 17 dBm Amplifier Description Avago’s MGA-82563 is an economical, easy-to...
Cascadable Silicon Bipolar MMIC Amplifier MSA-1105 Features • High Dynamic Range Cascadable 50 Ω or ...